{"id":2931380,"date":"2023-10-12T13:00:30","date_gmt":"2023-10-12T17:00:30","guid":{"rendered":"https:\/\/wordpress-1016567-4521551.cloudwaysapps.com\/plato-data\/tsmc-n3e-is-ready-for-designs-thanks-to-ip-from-synopsys-semiwiki\/"},"modified":"2023-10-12T13:00:30","modified_gmt":"2023-10-12T17:00:30","slug":"tsmc-n3e-is-ready-for-designs-thanks-to-ip-from-synopsys-semiwiki","status":"publish","type":"station","link":"https:\/\/platodata.io\/plato-data\/tsmc-n3e-is-ready-for-designs-thanks-to-ip-from-synopsys-semiwiki\/","title":{"rendered":"TSMC N3E is ready for designs, thanks to IP from Synopsys – Semiwiki"},"content":{"rendered":"

TSMC has been offering foundry services since 1987, and their first 3nm node was called N3<\/a> and debuted in 2022; now they have an enhanced 3nm node dubbed N3E that has launched.  Every new node then requires IP that is carefully designed, characterized and validated in silicon to ensure that the IP specifications are being met and can be safely used in SoC designs. This new IP must cover a wide range of functions, like interface, memory and logic. Synopsys has a large IP team that has risen to the challenge by creating new IP for the TSMC N3E node and achieving first-pass silicon success.<\/p>\n

Chiplet Interconnect<\/h2>\n

Systems made up of chiplets require die-to-die communication, and that\u2019s where the UCIe standard comes into play. Synopsys is a Contributor member of the <\/span>UCIe Consortium<\/a>, and they offer IP for both a <\/span>UCIe C<\/a>ontroller<\/a> and a UCIe PHY in the TSMC N3E node.<\/span><\/p>\n

\"synopsys<\/h2>\n

The UCIe PHY IP<\/a> had first silicon results in August 2023, showing data rates of 16GB\/s and scalable to 24GB\/s per channel. Power efficiency is at 0.3 pJ\/bit.<\/p>\n

PHY IP<\/h2>\n

The IEEE approved the 802.3 standard for Ethernet back in 1983<\/a>, quite the extended standard, while the Synopsys 224G Ethernet PHY IP had first silicon success in August 2023<\/a>. Network engineers look at the eye diagram to see the PAM-4 encoding. Jitter levels surpassed both the IEEE 802.3 and OIF standard specifications.<\/p>\n

\"224G<\/p>\n

Supporting standards like PCI Express 6.0, 400G\/800G Ethernet, CCIX, CXL2.0\/3.0, JESD204 and CPRI there is the Synopsys Multi-Protocol 112G PHY IP.<\/a> Engineers can combine this PHY IP with a MAC and PCS to build a 200G\/400G\/800G Ethernet block.<\/p>\n

\"112G<\/p>\n

SDRAM and memory modules can use the Synopsys DDR5 PHY IP<\/a> on TSMC N3E to achieve transfer rates up to 8400Mbps. You can see the wide open eye and clear margins for this IP operating at speed.<\/p>\n

\"DDR5<\/p>\n

The PCI Express standard started out in 2003 and has been continually updated to meet the growing demands of cloud computing, storage and AI. PCIe 5.0  is now supported  using the Synopsys PCIe 5.0 PHY IP. First silicon on TSMC N3E showed operating speeds of 32 GT\/s<\/a>, and it passed the compliance testing.<\/p>\n

\"PCIe<\/p>\n

I\u2019ve been using USB-C on my MacBook Pro, iPad Pro and Android phone for years now. Synopsys now supports USB-C 3.2 and DisplayPort 1.4 PHY IP<\/a> in the latest TSMC process. With this IP users can connect up to 8K Ultra High Definition displays.<\/p>\n

\"USB<\/p>\n

Smartphone companies standardized on the MIPI protocol years ago as an efficient way to connect cameras, and the Synopsys MIPI C-PHY IP\/D-PHY IP<\/a> can operate at 6.5Gb\/s per lane and 6.5Gs\/s per trio. The C-PHY IP supports v2.0, and the D-PHY IP2.1.<\/p>\n

\"MIPI<\/p>\n

The latest Synchronous DRAM controller spec is LPDDR5X, supporting data transfer speeds up to 8533Mbps, a 33% improvement over LPDDR5 memory. The Synopsys LPDDR5X\/5\/4X Controller<\/a> is silicon-proven, and ready to be designed with.<\/p>\n

\"LPDDR5X<\/p>\n

Logic Libraries and Memories<\/h2>\n

Up to half the area of an SoC can be memories, so the good news is that the Synopsys Foundation IP<\/a> allows you to add memories and logic library cells quickly into a new design. Here are the test chip diagrams from Synopsys on the TSMC N3E node for memories and logic libraries.<\/p>\n

\"Foundation<\/p>\n

Summary<\/h2>\n

TSMC and Synopsys have collaborated quite well together over the years, and that partnership now extends to the N3E node where SoC designers can find silicon-tested IP for interfaces, memories and logic. Power, performance and yield are looking attractive for N3E, so the technology is ready for your most demanding designs. Starting a design with N3E also provides you a quicker path to migrate to the N3P process.<\/p>\n

Instead of creating all of your own IP from scratch, which will lengthen your schedule, require more engineering resources and increase risk, why not take a look at what Synopsys has to offer in a wide range of IP blocks that are silicon-proven.<\/p>\n

Related Blogs<\/h2>\n

Share this post via: <\/span><\/p>\n